发明名称 CENTRIPETAL LAYOUT FOR LOW STRESS CHIP PACKAGE
摘要 A low-stress chip package is disclosed. The package includes two substrates. The first substrate includes an array of first conductive structures in the corner area of the chip, and an array of second conductive structures in the peripheral edge area of the chip. The first and second conductive structures each has a conductive pillar having elongated cross section in the plane parallel to the first substrate and a solder bump over the pillar. The package also includes a second substrate having an array of metal traces. The elongated pillars each form a coaxial bump-on-trace interconnect with a metal trace respectively. The long axis of the elongated cross section of a pillar in the corner area of the chip points to chip's center area, and the long axis of the elongated cross section of a pillar in chip's peripheral edge area aligns perpendicular to the edge.
申请公布号 US2012098120(A1) 申请公布日期 2012.04.26
申请号 US20100908946 申请日期 2010.10.21
申请人 YU CHEN-HUA;TSAI HAO-YI;WU JIUN YI;KUO TIN-HAO;TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 YU CHEN-HUA;TSAI HAO-YI;WU JIUN YI;KUO TIN-HAO
分类号 H01L23/48;H01L21/60 主分类号 H01L23/48
代理机构 代理人
主权项
地址