发明名称
摘要 An apparatus for generating a compensation signal for a power converter where the second harmonic ripple on the voltage bus is substantially removed from the compensation signal. The apparatus comprises a frequency-locked clock generator, a bus voltage data generator, a stack, and a compensation signal generator. The frequency-locked clock is coupled to the power converter voltage bus that contains harmonics of the AC line frequency. The clock generator frequency locks to the second harmonic of the AC line frequency and creates a system clock which is used for the synchronous operations throughout the apparatus. The bus-voltage data generator inputs a power converter scaled-bus voltage, generates bus-voltage data at a sampling rate which is determined by the coupled system clock. The output of the bus-voltage generator is input into a stack. The output of the stack is coupled to a summer to remove the second harmonic ripple, and is used by a modified PID′ filter to generate a compensation signal for a power converter controller.
申请公布号 JP2012510252(A) 申请公布日期 2012.04.26
申请号 JP20110537648 申请日期 2009.11.20
申请人 发明人
分类号 H02M7/12;H02M7/48 主分类号 H02M7/12
代理机构 代理人
主权项
地址