发明名称 Power savings mode for memory systems
摘要 A system and method are disclosed to accomplish power savings in an electronic device, such as a memory chip, by performing selective frequency locking and subsequent instantaneous frequency switching in the DLL (delay locked loop) used for clock synchronization in the electronic device. By locking the DLL at a slow clock frequency, the operational frequency may be substantially instantaneously switched to an integer-multiplied frequency of the initial locking frequency without losing the DLL lock point. This DLL locking methodology allows for faster frequency changes from higher (during normal operation) to lower (during a power saving mode) clock frequencies without resorting to gradual frequency slewing to conserve power and maintain DLL locking. Hence, a large power reduction may be accomplished substantially instantaneously without adding complexity to the system clock generator. Because of the rules governing abstracts, this abstract should not be used in construing the claims.
申请公布号 US8164368(B2) 申请公布日期 2012.04.24
申请号 US20050109531 申请日期 2005.04.19
申请人 BLODGETT GREG A.;GOMM TYLER;MICRON TECHNOLOGY, INC. 发明人 BLODGETT GREG A.;GOMM TYLER
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址