发明名称 Low power complementary logic latch and RF divider
摘要 A quadrature output high-frequency RF divide-by-two circuit includes a pair of differential complementary logic latches. The latches are interconnected to form a toggle flip-flop. Each latch includes a tracking cell and a locking cell. In a first embodiment, the locking cell includes two complementary logic inverters and two transmission gates. When the locking cell is locked, the two gates are enabled such that the locked (i.e., latched) signal passes through both transmission gates and both inverters. In one advantageous aspect, the tracking cell only involves two transmission gates. Due to the circuit topology, the first embodiment is operable from a low supply voltage at a high operating frequency while consuming a low amount of supply current. In a second and third embodiment, the tracking cell involves a pair of inverters. The sources of the transistors of the inverters are, however, coupled together thereby resulting in performance advantages over conventional circuits.
申请公布号 US8164361(B2) 申请公布日期 2012.04.24
申请号 US20090633281 申请日期 2009.12.08
申请人 SOLTANIAN BABAK;SAVOJ JAFAR;QUALCOMM INCORPORATED 发明人 SOLTANIAN BABAK;SAVOJ JAFAR
分类号 H03K19/20;H03K19/094 主分类号 H03K19/20
代理机构 代理人
主权项
地址