发明名称 Interconnect and Transistor Reliability Analysis for Deep Sub-Micron Designs
摘要 A system and method for providing a statistical budgeting approach to modeling reliability effects such as interconnect electromigration (EM), transistor time-dependant dielectric breakdown (TDDB), hot-carrier injection effects (HCI) and bias temperature instability (BTI) is disclosed. A static analysis flow captures the effects of design topology, switching constraints, interactions between signal nets and supply rails as well as thermal gradients due to interconnect and transistor self as well as mutual heating, and was used to verify successive iterations of deep sub-micron integrated circuit designs.
申请公布号 US2012096424(A1) 申请公布日期 2012.04.19
申请号 US20100907316 申请日期 2010.10.19
申请人 BURD TOM;APANOVICH YURI;KRISHNAMOORTHY SRINIVASARAGHAVAN;VENKATRAMAN VISHAK KUMAR;DAGA ANAND;ADVANCED MICRO DEVICES, INC. 发明人 BURD TOM;APANOVICH YURI;KRISHNAMOORTHY SRINIVASARAGHAVAN;VENKATRAMAN VISHAK KUMAR;DAGA ANAND
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址
您可能感兴趣的专利