发明名称 Volatile memory elements with soft error upset immunity
摘要 Memory elements are provided that exhibit immunity to soft error upset events when subjected to high-energy atomic particle strikes. The memory elements may each have ten transistors including two address transistors and four transistor pairs that are interconnected to form a bistable element. Clear lines such as true and complement clear lines may be routed to positive power supply terminals and ground power supply terminals associated with certain transistor pairs. During clear operations, some or all of the transistor pairs can be selectively depowered using the clear lines. This facilitates clear operations in which logic zero values are driven through the address transistors and reduces cross-bar current surges.
申请公布号 US8154912(B2) 申请公布日期 2012.04.10
申请号 US20100686597 申请日期 2010.01.13
申请人 PEDERSEN BRUCE B.;ALTERA CORPORATION 发明人 PEDERSEN BRUCE B.
分类号 G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址