发明名称 Decoding circuit withstanding high voltage via low-voltage MOS transistor and the implementing method thereof
摘要 The present invention discloses a decoding circuit withstanding high voltage via a low-voltage MOS transistor, where negative high voltage that can be withstood can be as high as double what the transistor itself can withstand via two-stage CMOS inverters connected serially. When the negative high voltage is withstood, the source of a PMOS transistor in the CMOS inverter is switched to high resistance, and the substrate to the ground; the source of an NMOS transistor in the first CMOS inverter is connected with a half negative high voltage, and the source of an NMOS transistor in the second CMOS inverter with a negative high voltage; the first CMOS inverter, whose output is the half negative high voltage, is grounded at its input terminal, and output of the second CMOS inverter is the negative high voltage. The present invention further discloses a method of implementing the decoding circuit and a memory circuit using the decoding circuit. The present invention can effectively reduce area the device occupies; it is applicable to the non-volatile memory field, realizing high-voltage output during a high-voltage operation and fast decoding output during a normal-voltage operation.
申请公布号 US8154945(B2) 申请公布日期 2012.04.10
申请号 US20090505591 申请日期 2009.07.20
申请人 WANG NAN;FENG GUOYOU;SHANGHAI HUA HONG NEC ELECTRONICS COMPANY, LTD. 发明人 WANG NAN;FENG GUOYOU
分类号 G11C8/00;H03K19/084 主分类号 G11C8/00
代理机构 代理人
主权项
地址