发明名称 POWER-SUPPLY NOISE SUPPRESSION USING A FREQUENCY-LOCKED LOOP
摘要 An integrated circuit that includes a digitally controlled oscillator (DCO) that adjusts a clock frequency of a critical path of the integrated circuit based on the variations in a power-supply voltage of the DCO and the critical path is described. This DCO may be included in a feedback control loop that includes a frequency-locked loop (FLL), and which determines an average clock frequency of the critical path based on a reference frequency. Furthermore, the DCO may have a selectable delay characteristic that specifies a delay sensitivity of the DCO as a function of the power-supply voltage, thereby approximately matching a manufactured delay characteristic of the critical path. Additionally, for variations in the power-supply voltage having frequencies greater than a resonance frequency associated with a chip package of the integrated circuit, adjustments of the clock frequency may be proportional to the variations in the power-supply voltage and the selectable delay characteristic.
申请公布号 US2012081157(A1) 申请公布日期 2012.04.05
申请号 US20100896650 申请日期 2010.10.01
申请人 GREENHILL DAVID J.;MASLEID ROBERT P.;KONSTADINIDIS GEORGIOS K.;YEN KING C.;TURULLOLS SEBASTIAN;ORACLE INTERNATIONAL CORPORATION 发明人 GREENHILL DAVID J.;MASLEID ROBERT P.;KONSTADINIDIS GEORGIOS K.;YEN KING C.;TURULLOLS SEBASTIAN
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址