发明名称 Semiconductor device and a display device
摘要 The invention provides a low cost and high performance functional circuit by reducing time required for the repetition of logic synthesis and routing of layout in a functional circuit design. A standard cell used for the logic synthesis and the routing of layout is configured by a logic circuit on an output side and a logic circuit on an input side and a driving capacity of the logic circuit on the output side is made large while gate input capacitance of the logic circuit on the input side is made small. By forming the standard cell in this manner, a ratio that the gate delay occupies in the delay time of a functional circuit can be relatively increased. Therefore, even when wiring capacitance after the routing of layout is not estimated at high precision in advance, an operating frequency can be obtained at high precision in the logic synthesis as long as a gate delay of each standard cell can be estimated at high precision. That is, a reliability of the logic synthesis result is improved, therefore, the logic synthesis and an automatic routing of layout are not required to be repeated, which can shorten the design period.
申请公布号 US8143919(B2) 申请公布日期 2012.03.27
申请号 US20100875172 申请日期 2010.09.03
申请人 KUROKAWA YOSHIYUKI;SEMICONDUCTOR ENERGY LABORATORY CO., LTD. 发明人 KUROKAWA YOSHIYUKI
分类号 H01L51/50;H03K19/00;G01R31/28;G02F1/133;G06F17/50;G09G3/36;H01L21/77;H01L21/82;H01L21/84;H01L27/02;H01L27/12;H01L29/786;H05B33/14 主分类号 H01L51/50
代理机构 代理人
主权项
地址