发明名称 COMPENSATION OF CLOCK JITTER IN ANALOG-DIGITAL CONVERTER APPLICATIONS
摘要 Processes and systems for use in reducing clock jitter-induced error, obtain a first sample during each cycle of a periodic analog reference signal. The sample includes an error resulting at least in part from jitter-induced timing error of the clock signal. For each respective cycle, a second sample of a discrete-time analog representation of the periodic analog reference signal is also obtained. The second sample is substantially unsusceptible to jitter-induced timing error of the clock signal. Each of the first and second samples corresponds to the same respective cycle of the clock signal. For each cycle, a respective difference between each of the first and second samples is determined. The difference is indicative of timing error of the respective cycle of the clock signal. The difference is converted to a digital representation that can be used to compensate for jitter-induced error.
申请公布号 US2012068866(A1) 申请公布日期 2012.03.22
申请号 US20100886137 申请日期 2010.09.20
申请人 ROBINSON IAN S.;RAYTHEON COMPANY 发明人 ROBINSON IAN S.
分类号 H03M1/06 主分类号 H03M1/06
代理机构 代理人
主权项
地址