发明名称 Pair bit line programming to improve boost voltage clamping
摘要 A programming technique reduces program disturb in a set of non-volatile storage elements by programming using selected bit line patterns which increase the clamped boosting potential of an inhibited channel to avoid program disturb. One aspect groups alternate pairs of adjacent bit lines into first and second sets. Dual programming pulses are applied to a selected word line. The first set of bit lines is programmed during the first pulse, and the second set of bit lines is programmed during the second pulse. A verify operation is then performed for all bit lines. When a particular bit line is inhibited, at least one of its neighbor bit lines will also be inhibited so that the channel of the particular bit line will be sufficiently boosted. Another aspect programs every third bit line separately. A modified layout allows adjacent pairs of bit lines to be sensed using odd-even sensing circuitry.
申请公布号 US8130556(B2) 申请公布日期 2012.03.06
申请号 US20090398368 申请日期 2009.03.05
申请人 LUTZE JEFFREY W.;DUTTA DEEPANSHU;SANDISK TECHNOLOGIES INC. 发明人 LUTZE JEFFREY W.;DUTTA DEEPANSHU
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址