发明名称 Double quantum well structures for transistors
摘要 Double quantum well structures for transistors are generally described. In one example, an apparatus includes a semiconductor substrate, one or more buffer layers coupled to the semiconductor substrate, a first barrier layer coupled to the one or more buffer layers, a first quantum well channel coupled with the first barrier layer wherein the first quantum well channel includes a group III-V semiconductor material or a group II-VI semiconductor material, or combinations thereof, a second barrier layer coupled to the first quantum well channel, and a second quantum well channel coupled to the barrier layer wherein the second quantum well channel includes a group III-V semiconductor material or a group II-VI semiconductor material, or combinations thereof.
申请公布号 US8129749(B2) 申请公布日期 2012.03.06
申请号 US20080058063 申请日期 2008.03.28
申请人 PILLARISETTY RAVI;HUDAIT MANTU K.;RADOSAVLJEVIC MARKO;DEWEY GILBERT;RAKSHIT TITASH;KAVALIEROS JACK T.;INTEL CORPORATION 发明人 PILLARISETTY RAVI;HUDAIT MANTU K.;RADOSAVLJEVIC MARKO;DEWEY GILBERT;RAKSHIT TITASH;KAVALIEROS JACK T.
分类号 H01L29/66 主分类号 H01L29/66
代理机构 代理人
主权项
地址