发明名称 Semiconductor memory device
摘要 In a full CMOS SRAM having a lateral type cell (memory cell having three partitioned wells arranged side by side in a word line extending direction and longer in the word line direction than in the bit line direction) including first and second driver MOS transistors, first and second load MOS transistors and first and second access MOS transistors, two capacitors are arranged spaced apart from each other on embedded interconnections to be storage nodes, with lower and upper cell plates cross-coupled to each other.
申请公布号 US8129771(B2) 申请公布日期 2012.03.06
申请号 US20100858797 申请日期 2010.08.18
申请人 YOKOYAMA TAKAHIRO;RENESAS ELECTRONICS CORPORATION 发明人 YOKOYAMA TAKAHIRO
分类号 H01L27/108;H01L27/11;G11C11/00;G11C11/412;H01L21/8244;H01L27/105;H01L29/76;H01L29/94;H01L31/119 主分类号 H01L27/108
代理机构 代理人
主权项
地址