发明名称 Method for computing the sensitivity of a VLSI design to both random and systematic defects using a critical area analysis tool
摘要 A method of estimating integrated circuit yield comprises providing an integrated circuit layout and a set of systematic defects based on a manufacturing process. Next, the method represents a systematic defect by modifying structures in the integrated circuit layout to create modified structures. More specifically, for short-circuit-causing defects, the method pre-expands the structures when the structures comprise a higher systematic defect sensitivity level, and pre-shrinks the structures when the structures comprise a lower systematic defect sensitivity level. Following this, a critical area analysis is performed on the integrated circuit layout using the modified structures, wherein dot-throwing, geometric expansion, or Voronoi diagrams are used. The method then computes a fault density value, random defects and systematic defects are computed. The fault density value is subsequently compared to a predetermined value, wherein the predetermined value is determined using test structures and/or yield data from a target manufacturing process.
申请公布号 US8132129(B2) 申请公布日期 2012.03.06
申请号 US20090348070 申请日期 2009.01.02
申请人 BICKFORD JEANNE P.;HIBBELER JASON D.;KOEHL JUERGEN;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BICKFORD JEANNE P.;HIBBELER JASON D.;KOEHL JUERGEN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址