发明名称 STRAINED SEMICONDUCTOR USING ELASTIC EDGE RELAXATION OF A STRESSOR COMBINED WITH BURIED INSULATING LAYER
摘要 An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.
申请公布号 WO2012027551(A1) 申请公布日期 2012.03.01
申请号 WO2011US49106 申请日期 2011.08.25
申请人 ACORN TECHNOLOGIES, INC.;CLIFTON, PAUL, A.;GAINES, R., STOCKTON 发明人 CLIFTON, PAUL, A.;GAINES, R., STOCKTON
分类号 H01L21/336;H01L29/10;H01L29/786 主分类号 H01L21/336
代理机构 代理人
主权项
地址