发明名称 Lateral DMOS field effect transistor with reduced threshold voltage and self-aligned drift region
摘要 A method of forming a lateral DMOS transistor includes performing a low energy implantation using a first dopant type and being applied to the entire device area. The dopants of the low energy implantation are blocked by the conductive gate. The method further includes performing a high energy implantation using a third dopant type and being applied to the entire device area. The dopants of the high energy implantation penetrate the conductive gate and is introduced into the entire device active area including underneath the conductive gate. After annealing, a double-diffused lightly doped drain (DLDD) region is formed from the high and low energy implantations and is used as a drift region of the lateral DMOS transistor. The DLDD region overlaps with the body region at a channel region and interacts with the dopants of the body region to adjust a threshold voltage of the lateral DMOS transistor.
申请公布号 US8120105(B2) 申请公布日期 2012.02.21
申请号 US20090533966 申请日期 2009.07.31
申请人 ZINN DAVID R.;MOORE PAUL M.;MICREL, INC. 发明人 ZINN DAVID R.;MOORE PAUL M.
分类号 H01L29/772 主分类号 H01L29/772
代理机构 代理人
主权项
地址
您可能感兴趣的专利