发明名称 Semiconductor device
摘要 In a package of an LOC (Lead On Chip) structure in which inner lead portions are partially arranged over a major face of a semiconductor chip, there is disclosed a technique for thinning the package and speeding up signal transmission. Specifically, by partially reducing the thicknesses of the signal inner leads arranged over the major face of the semiconductor chip, the thickness of a sealing resin is reduced while ensuring the mechanical strength of the package. Moreover, the signal inner leads arranged over the major face of the semiconductor chip are arranged at predetermined spacings from the major face of the semiconductor chip. The power supplying inner leads are bonded to the major face of the semiconductor chip, thus providing a package having a reduced parasitic capacitance.
申请公布号 US2001001504(A1) 申请公布日期 2001.05.24
申请号 US20010761572 申请日期 2001.01.18
申请人 SUGIYAMA MICHIAKI;WADA TAMAKI;MASUDA MASACHIKA 发明人 SUGIYAMA MICHIAKI;WADA TAMAKI;MASUDA MASACHIKA
分类号 H01L23/28;H01L21/60;H01L23/495;H01L23/50;(IPC1-7):H01L23/495 主分类号 H01L23/28
代理机构 代理人
主权项
地址
您可能感兴趣的专利