发明名称 Non-volatile memory cell and array
摘要 Memory cells and arrays have reduced bit line resistance. An element conductor is disposed on the top of the bit line to reduce the resistance of the bit line while maintaining a shallow bit line junction so that 200 Ohm/square or lower sheet resistances are achieved with the bit line junctions typically 20 nanometers or shallower while the doping levels in the junctions are below about 5×1019 atoms/cm3.
申请公布号 US8120088(B1) 申请公布日期 2012.02.21
申请号 US20080105988 申请日期 2008.04.18
申请人 SHE MIN;WANG CHIH-HSIN;MARVELL INTERNATIONAL LTD. 发明人 SHE MIN;WANG CHIH-HSIN
分类号 H01L29/76 主分类号 H01L29/76
代理机构 代理人
主权项
地址