发明名称 SINGLE INSTRUCTION MULTIPLE DATE (SIMD) PROCESSOR HAVING A PLURALITY OF PROCESSING ELEMENTS INTERCONNECTED BY A RING BUS
摘要 A single instruction multiple data (SIMD) processor having a plurality of processing elements and including: a splitting unit for splitting an address of the read-only parameter data in the data memory into a first part and a second part at a bit position corresponding to the number of the processor elements; and a comparing unit for comparing the number of shifting, on a ring bus, of the read-only parameter data, which is taken from the internal memory at the address in accordance with the first part, with a difference between an own processor element position and a portion of the global address of the read-only parameter data to be accessed, the portion designating a position in the ring of the processor element in which the read-only parameter data to be accessed is stored and corresponding to the second part, to cause the other processor elements to take the read-only parameter data.
申请公布号 US2012030448(A1) 申请公布日期 2012.02.02
申请号 US200913203809 申请日期 2009.09.25
申请人 LIESKE HANNO;NEC CORPORATION 发明人 LIESKE HANNO
分类号 G06F9/30;G06F9/305;G06F9/315 主分类号 G06F9/30
代理机构 代理人
主权项
地址