发明名称 Microprocessor with improved performance during P-state transitions
摘要 A microprocessor includes core logic that operates according to a core clock signal in order to execute program instructions, clock generation circuitry controllable to generate the core clock signal having one of N different possible frequencies, wherein N is more than two, and a control circuit. The control circuit, in response to a request to operate the core logic at a destination frequency, iteratively controls the clock generation circuitry to generate the core clock signal having a new frequency until the core clock signal frequency is the destination frequency, without suspending operation of the core logic. The new core clock signal frequency on each iteration is one of the N different possible frequencies monotonically closer to the destination frequency. The number of iterations is between zero and N-1 depending upon the destination frequency specified and the core clock signal frequency when the request is received.
申请公布号 EP1975761(A3) 申请公布日期 2012.02.01
申请号 EP20070253295 申请日期 2007.08.21
申请人 VIA TECHNOLOGIES, INC. 发明人 GASKINS, DARIUS D.
分类号 G06F1/08;G06F1/20;G06F1/32 主分类号 G06F1/08
代理机构 代理人
主权项
地址