发明名称 Successive time-to-digital converter for a digital phase-locked loop
摘要 A successive time-to-digital converter (STDC) method is provided for supplying a digital word representing the ratio between a phase-locked loop PLL frequency synthesizer signal and a reference clock. The number of frequency synthesizer clock cycles per reference clock cycle is counted. A first difference is measured between a reference clock period and a corresponding frequency synthesizer clock period. In response to the first measurement, a second difference is measured between a delayed reference clock period and the corresponding frequency synthesizer clock period, where the second difference is less than the first difference. A third difference is measured as a time duration between the delayed reference clock period and the corresponding delayed frequency synthesizer clock period. The first and third difference measurements and the count of the number of frequency synthesizer clock cycles per reference clock cycle are used to calculate a digital error signal supplied to the frequency synthesizer.
申请公布号 US8106808(B1) 申请公布日期 2012.01.31
申请号 US20100841131 申请日期 2010.07.21
申请人 COHEN HANAN;PANG SIMON;APPLIED MICRO CIRCUITS CORPORATION 发明人 COHEN HANAN;PANG SIMON
分类号 H03M1/50 主分类号 H03M1/50
代理机构 代理人
主权项
地址