发明名称 Regular local clock buffer placement and latch clustering by iterative optimization
摘要 Power, routability and electromigration have become crucial issues in modem microprocessor designs. In high performance designs, clocks are the highest consumer of power. Arranging clocking components with regularity so as to minimize the capacitance of the clock nets can help reduce clock power, however, it may hurt performance due to some loss of flexibility in physically placing those components. The present invention provides techniques to optimally design a clock network by logically assigning clusters of the latches to respective clock distribution structures, placing clock pins at favored pin locations, and placing clock distribution structures directly underneath the clock pins. The clock distribution structures may be moved to favored distribution locations along the clock stripes, and new optimal clustering generated between the latches and the clock distribution structures. These three optimizations are preferably repeated iteratively to derive a local optimal solution for the clock network.
申请公布号 US8104014(B2) 申请公布日期 2012.01.24
申请号 US20080022951 申请日期 2008.01.30
申请人 PURI RUCHIR;QIAN HAIFENG;SZE CHIN NGAI;WARNOCK JAMES;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 PURI RUCHIR;QIAN HAIFENG;SZE CHIN NGAI;WARNOCK JAMES
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址