发明名称 Power supply equalization circuit using distributed high-voltage and low-voltage shunt circuits
摘要 Embodiments of an IC protection circuit that protects low voltage supply transistors and circuits within the IC from excessive power supply levels and ESD events are described. A protection circuit situated between the IO pins of the IC and the internal circuitry of the IC includes a voltage drop network and a plurality of shunt circuits to protect the IC against excessive supply voltages and ESD voltages, or other excessive current conditions. Each shunt circuit includes an RC trigger stage and an NMOS shunt stage that are made using low-voltage devices. A protection circuit of the embodiments includes a high voltage IO pin, a voltage drop network to drop a high voltage on the IO pin to a low voltage level on a floating voltage rail, a first shunt circuit coupled between the floating supply rail and ground, an equalizer circuit coupled between the floating supply rail and a low voltage supply rail, and a second shunt circuit coupled to the equalizer circuit through the low voltage supply rail.
申请公布号 US8102633(B2) 申请公布日期 2012.01.24
申请号 US20090406705 申请日期 2009.03.18
申请人 LIANG YIKAI;BOMDICA ARVIND;SURYANARAYANA SAMUDYATHA;GOPALAN GAYATRI;XU MIN;LIU XIN;LEE MING-JU EDWARD;ADVANCED MICRO DEVICES, INC. 发明人 LIANG YIKAI;BOMDICA ARVIND;SURYANARAYANA SAMUDYATHA;GOPALAN GAYATRI;XU MIN;LIU XIN;LEE MING-JU EDWARD
分类号 H02H9/00;H01C7/12;H02H1/00;H02H1/04;H02H3/22 主分类号 H02H9/00
代理机构 代理人
主权项
地址