发明名称 METHOD AND SYSTEM FOR A GLITCH CORRECTION IN AN ALL DIGITAL PHASE LOCK LOOP
摘要 The present invention relates to a method and system for glitch correction in an all digital phase lock loop. An all digital phase lock loop can include a phase error signal generation unit, a multi-phase oscillator, a glitch correction unit, and a phase to digital converter. The phase to digital converter receives a multi-phase signal from the multi-phase oscillator and generates a phase signal. The error signal generation unit receives the phase signal and a reference phase signal and generates a phase error signal, which is fed to the glitch correction unit. The glitch correction unit removes the glitches in the phase error signal by a portion of the phase error signal. The phase lock loop can also include a phase rotator and a calibration block. The calibration block instructs the phase rotator to rotate the multi-phase signal by the phase rotation which generates the minimum number of glitches.
申请公布号 US2012013363(A1) 申请公布日期 2012.01.19
申请号 US20100838754 申请日期 2010.07.19
申请人 TAKINAMI KOJI;STRANDBERG RICHARD;LIANG PAUL CHENG-PO 发明人 TAKINAMI KOJI;STRANDBERG RICHARD;LIANG PAUL CHENG-PO
分类号 G01R29/02;H03L7/06 主分类号 G01R29/02
代理机构 代理人
主权项
地址