发明名称 Quad flat package
摘要 A semiconductor package includes a leadframe having first and second level downset lead extensions, a quad flat nonleaded package (QFN) attached to the first level downset lead extension, and a flip chip die attached to the second level downset lead extension. Another embodiment of a semiconductor package includes a leadframe having a lead, a first quad flat nonleaded package (QFN) connected to the lead, and a second quad flat nonleaded package invertly connected to a top surface of the first quad flat nonleaded package, wherein the second quad flat nonleaded package is wirebonded to the lead. A third embodiment of a semiconductor package includes a leadframe having a lead with a first level downset lead extension, a quad flat nonleaded package (QFN) connected to the first level downset lead extension, and a first wirebondable die attached to a top or bottom surface of the quad flat nonleaded package.
申请公布号 US8097935(B2) 申请公布日期 2012.01.17
申请号 US20100703461 申请日期 2010.02.10
申请人 ESPIRITU EMMANUEL A.;MERILO LEO A.;ABINAN RACHEL L.;FILOTEO, JR. DARIO S.;STATS CHIPPAC, LTD. 发明人 ESPIRITU EMMANUEL A.;MERILO LEO A.;ABINAN RACHEL L.;FILOTEO, JR. DARIO S.
分类号 H01L23/495;H01L21/00;H01R9/00 主分类号 H01L23/495
代理机构 代理人
主权项
地址