发明名称 Process for Forming a Surrounding Gate for a Nanowire Using a Sacrificial Patternable Dielectric
摘要 Techniques for defining a damascene gate in nanowire FET devices are provided. In one aspect, a method of fabricating a FET device is provided including the following steps. A SOI wafer is provided having a SOI layer over a BOX. Nanowires and pads are patterned in the SOI layer in a ladder-like configuration. The BOX is recessed under the nanowires. A patternable dielectric dummy gate(s) is formed over the recessed BOX and surrounding a portion of each of the nanowires. A CMP stop layer is deposited over the dummy gate(s) and the source and drain regions. A dielectric film is deposited over the CMP stop layer. The dielectric film is planarized using CMP to expose the dummy gate(s). The dummy gate(s) is at least partially removed so as to release the nanowires in a channel region. The dummy gate(s) is replaced with a gate conductor material.
申请公布号 US2012007051(A1) 申请公布日期 2012.01.12
申请号 US20100830514 申请日期 2010.07.06
申请人 BANGSARUNTIP SARUNYA;COHEN GUY;GUILLORN MICHAEL A.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BANGSARUNTIP SARUNYA;COHEN GUY;GUILLORN MICHAEL A.
分类号 H01L29/775;H01L21/84 主分类号 H01L29/775
代理机构 代理人
主权项
地址