发明名称 PERFORMANCE CONTROL OF FREQUENCY-ADAPTING PROCESSORS BY VOLTAGE DOMAIN ADJUSTMENT
摘要 A performance control technique for a processing system that includes one or more adaptively-clocked processor cores provides improved performance/power characteristics. An outer feedback loop adjusts the power supply voltage(s) provided to the power supply voltage domain(s) powering the core(s), which may be on a per-core basis or include multiple cores per voltage domain. The outer feedback loop operates to ensure that each core is meeting specified performance, while the cores also include an inner feedback loop that adjusts their processor clock or other performance control mechanism to maximize performance under present operating conditions and within a margin of safety. The performance of each core is measured and compared to a target performance. If the target performance is not met for each core in a voltage domain, the voltage is raised for the voltage domain until all cores meet the target performance.
申请公布号 US2012005513(A1) 申请公布日期 2012.01.05
申请号 US20100827432 申请日期 2010.06.30
申请人 BROCK BISHOP C.;CARTER JOHN B.;DRAKE ALAN J.;FLOYD MICHAEL S.;LEFURGY CHARLES R.;WARE MALCOLM S.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BROCK BISHOP C.;CARTER JOHN B.;DRAKE ALAN J.;FLOYD MICHAEL S.;LEFURGY CHARLES R.;WARE MALCOLM S.
分类号 G06F1/26;G06F1/04 主分类号 G06F1/26
代理机构 代理人
主权项
地址