发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
摘要 In a semiconductor integrated circuit device, arrangement relationship of power source area I/O pads differs between a peripheral portion and a center portion of a gate region of a chip. That is, in two columns and two rows of the peripheral portion of the gate region, VDD area I/O pads connected to a high-voltage power source VDD and GND area I/O pads connected to a ground power source GND are alternately aligned and arranged both in a row direction and in a column direction. Moreover, in the center portion of the gate region, the same VDD area I/O pads or the same GND area I/O pads are successively aligned in the row direction, and the VDD area I/O pads and the GND area I/O pads are alternately aligned and arranged in the column direction.
申请公布号 US2011316174(A1) 申请公布日期 2011.12.29
申请号 US201113224649 申请日期 2011.09.02
申请人 NOZOE MITSUSHI;PANASONIC CORPORATION 发明人 NOZOE MITSUSHI
分类号 H01L23/50 主分类号 H01L23/50
代理机构 代理人
主权项
地址