发明名称 Method of forming source and drain of a field-effect-transistor and structure thereof
摘要 A semiconductor fabrication method involving the use of eSiGe is disclosed. The eSiGe approach is useful for applying the desired stresses to the channel region of a field effect transistor, but also can introduce complications into the semiconductor fabrication process. Embodiments of the present invention disclose a two-step fabrication process in which a first layer of eSiGe is applied using a low hydrogen flow rate, and a second eSiGe layer is applied using a higher hydrogen flow rate. This method provides a way to balance the tradeoff of morphology, and fill consistency when using eSiGe. Embodiments of the present invention promote a pinned morphology, which reduces device sensitivity to epitaxial thickness, while also providing a more consistent fill volume, amongst various device widths, thereby providing a more consistent eSiGe semiconductor fabrication process.
申请公布号 US8084788(B2) 申请公布日期 2011.12.27
申请号 US20080248970 申请日期 2008.10.10
申请人 HOLT JUDSON ROBERT;DUBE ABHISHEK;HARLEY ERIC C. T.;JENG SHWU-JEN;KEMPISTY JEREMY J;NAYFEH HASAN MUNIR;TABAKMAN KEITH HOWARD;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HOLT JUDSON ROBERT;DUBE ABHISHEK;HARLEY ERIC C. T.;JENG SHWU-JEN;KEMPISTY JEREMY J;NAYFEH HASAN MUNIR;TABAKMAN KEITH HOWARD
分类号 H01L29/76;H01L29/00 主分类号 H01L29/76
代理机构 代理人
主权项
地址