发明名称 |
System and method of clocking an IP core during a debugging operation |
摘要 |
According to the invention, an IP core is clocked during a debugging operation by switching from the clock used for testing the device under test to a clock oscillator or any other free-running clock source. |
申请公布号 |
US8086921(B2) |
申请公布日期 |
2011.12.27 |
申请号 |
US20100700227 |
申请日期 |
2010.02.04 |
申请人 |
BENSINGER GREG;BRAULT JEAN-MARC;MULTHAUP HANS ERICH;MENTOR GRAPHICS CORPORATION |
发明人 |
BENSINGER GREG;BRAULT JEAN-MARC;MULTHAUP HANS ERICH |
分类号 |
G01R31/28;G06F11/00;G06F11/36 |
主分类号 |
G01R31/28 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|