发明名称 Method of Fine Patterning Semiconductor Device
摘要 For patterning during integrated circuit fabrication, a first pattern of first masking structures is formed, and a buffer layer is formed on exposed surfaces of the first masking structures. Also, a second pattern of second masking structures is formed in recesses between the buffer layer at sidewalls of the first masking structures. Furthermore, the first and masking structures are formed from spin-coating respective high carbon containing materials. Such first and second masking structures pattern a target layer with higher pitch than possible with traditional photolithography.
申请公布号 US2011312183(A1) 申请公布日期 2011.12.22
申请号 US201113217544 申请日期 2011.08.25
申请人 YI SHI-YONG;KIM MYEONG-CHEOL;YOON DONG-KI;JEON KYUNG-YUB;CHA JI-HOON 发明人 YI SHI-YONG;KIM MYEONG-CHEOL;YOON DONG-KI;JEON KYUNG-YUB;CHA JI-HOON
分类号 H01L21/306;H01L21/31 主分类号 H01L21/306
代理机构 代理人
主权项
地址