发明名称 DIGITAL SIGNAL PROCESSING ARCHITECTURE SUPPORTING EFFICIENT CODING OF MEMORY ACCESS INFORMATION
摘要 A digital signal processing architecture supporting efficient coding of memory access information is provided. In an example embodiment, a digital signal processor includes an adjustment value register to store an initial adjustment value and a succeeding adjustment value. The digital signal processor may also include an address generator circuit to retrieve an instruction including a memory address value that is greater than N, and a further instruction including a further memory address value that is less than or equal to N. In addition, the digital signal processor may include a memory, which includes a high bank address space defined by memory locations that are uniquely identified with memory address values greater than N. The address generator circuit may access the high bank address space, using initial adjustment value and the memory address value, or using the succeeding adjustment value and the further memory address value.
申请公布号 US2011314209(A1) 申请公布日期 2011.12.22
申请号 US20100818180 申请日期 2010.06.18
申请人 ECKSTEIN ERIK;LSI CORPORATION 发明人 ECKSTEIN ERIK
分类号 G06F12/00;G06F12/06 主分类号 G06F12/00
代理机构 代理人
主权项
地址