发明名称 Phase shift circuit with lower intrinsic delay
摘要 A phase shift circuit that includes two, rather than four, delay chains and corresponding selectors is described. This provides a significant area savings and reduces the intrinsic delay of the phase shift circuit, which is particularly beneficial for embodiments in which there is no intrinsic delay matching. In one implementation, the phase shift circuit includes a first delay circuit and a matching delay circuit. The first delay circuit provides a first delay that includes a first intrinsic delay and a first intentional delay. The delay matching circuit provides a matching delay that matches the first intrinsic delay. In one implementation, the phase shift circuit also includes a second delay circuit to provide a second delay that includes a second intrinsic delay and second intentional delay, where the second intrinsic delay matches the first intrinsic delay and the second intentional delay is half as long as the first intentional delay.
申请公布号 US8081023(B2) 申请公布日期 2011.12.20
申请号 US20090625274 申请日期 2009.11.24
申请人 NGUYEN ANDY;ALTERA CORPORATION 发明人 NGUYEN ANDY
分类号 H03H11/16 主分类号 H03H11/16
代理机构 代理人
主权项
地址