发明名称 Low power radio frequency divider
摘要 In accordance with the present disclosure, a multi-modulus divider (MMD) circuit configured for operation at high frequencies may include a cascade of multiple divide-by-2-or-3 cells that divides an input clock signal to produce a pulse signal. The MMD circuit may also include a pulse stretching circuit that extends the duration of the pulse signal, thereby outputting an output clock signal. The cascade of divide-by-2-or-3 cells and the pulse stretching circuit may be implemented using full-swing complementary metal-oxide-semiconductor (CMOS) circuits. Each divide-by-2-or-3 cell may be organized so that a critical path of the divide-by-2-or-3 cell comprises a first dynamic flip flop, a second dynamic flip flop, and no more than two logic stages between the first dynamic flip flop and the second dynamic flip flop.
申请公布号 US8081018(B2) 申请公布日期 2011.12.20
申请号 US20080195733 申请日期 2008.08.21
申请人 ELLERSICK WILLIAM FREDERICK;QUALCOMM INCORPORATED 发明人 ELLERSICK WILLIAM FREDERICK
分类号 H03B19/00 主分类号 H03B19/00
代理机构 代理人
主权项
地址