发明名称 Configurable clock network for programmable logic device
摘要 In a programmable logic device having high-speed serial interface channels, a clock distribution network for providing one or more high-speed clocks to dynamic phase alignment circuitry of those high-speed serial interfaces includes at least one bus that is segmentable (e.g. using tristatable buffers). This allows the bus to be divided into different portions that can be connected to different clock sources when the high-speed serial interfaces are running at different speeds. In one embodiment, the segmenting elements (e.g., the aforementioned buffers) are located between selected channels (e.g., every fourth channel), limiting the size of the different segments. In another embodiment, segmenting elements are located between each channel, allowing complete user freedom in selecting the sizes of the segments. Thus, instead of providing a bus for every clock source, multiple clocks can be made available to different channels by segmenting a single bus.
申请公布号 US8072260(B1) 申请公布日期 2011.12.06
申请号 US20100951486 申请日期 2010.11.22
申请人 STARR GREGORY;WEI LAI KANG;CHANG RICHARD Y.;ALTERA CORPORATION 发明人 STARR GREGORY;WEI LAI KANG;CHANG RICHARD Y.
分类号 H01L25/00 主分类号 H01L25/00
代理机构 代理人
主权项
地址