发明名称 SELF-ALIGNED SEMICONDUCTOR DEVICES WITH REDUCED GATE-SOURCE LEAKAGE UNDER REVERSE BIAS AND METHODS OF MAKING
摘要 A vertical junction field effect transistor (VJFET) having a self-aligned pin, a p+/n/n+ or a p+/p/n+ gate-source junction is described. The device gate can be self- aligned to within 0.5 um to the source in order to maintain good high voltage performance (i.e. low DIBL) while reducing gate-source junction leakage under reverse bias. The device can be a wide-bandgap semiconductor device such as a SiC vertical channel junction field effect. Methods of making the device are also described.
申请公布号 WO2011149768(A2) 申请公布日期 2011.12.01
申请号 WO2011US37275 申请日期 2011.05.20
申请人 SS SC IP, LLC;RITENOUR, ANDREW;SHERIDAN, DAVID C. 发明人 RITENOUR, ANDREW;SHERIDAN, DAVID C.
分类号 H01L29/78;H01L21/336 主分类号 H01L29/78
代理机构 代理人
主权项
地址