发明名称 Counter circuit, latency counter, semiconductor memory device including the same, and data processing system
摘要 To provide a counter circuit capable of accurately counting a high-frequency signal in which hazard or the like is easily generated. There are provided: a frequency dividing circuit that generates first and second frequency dividing clocks, which differ in phase to each other, based on a clock signal; a first counter that counts the first frequency dividing clock; a second counter that synchronizes with the second frequency dividing clock to fetch a count value of the first counter; and a selection circuit that exclusively selects count values of the first and second counters. According to the present invention, a relation of the count values between the first and second counters is kept always constant, and thus, even when hazard occurs, the count values are only made to jump and the count values do not fluctuate.
申请公布号 US8040752(B2) 申请公布日期 2011.10.18
申请号 US20090467657 申请日期 2009.05.18
申请人 ELPIDA MEMORY, INC. 发明人 FUJISAWA HIROKI
分类号 G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址