发明名称 Method Of Operating A NAND Memory Controller To Minimize Read Latency Time
摘要 A NAND memory chip has a plurality of blocks with each block having a certain amount of storage and wherein the amount of storage in each block is the minimum amount that is erasable as a group. A controller controls the NAND memory chip. The method of operating the controller comprises writing data into a block of the NAND memory chip to partially fill the block. Then the controller tracks the extent to which the block has been written. After the block is partially written, the step is stopped. The controller determines if a request to the NAND memory chip needs to be serviced. The controller resumes the writing into the block after servicing the request. The present invention also relates to a method for controlling, the operation of a memory device having a controller for interfacing with and controlling a NAND memory. The memory device is responsive to either serial or parallel ATA protocol commands supplied from a host.
申请公布号 US2011252185(A1) 申请公布日期 2011.10.13
申请号 US20100756965 申请日期 2010.04.08
申请人 SILICON STORAGE TECHNOLOGY, INC. 发明人 ARYA SIAMAK
分类号 G06F12/00;G06F12/10 主分类号 G06F12/00
代理机构 代理人
主权项
地址