发明名称 APPARATUS AND METHOD FOR SUCCESSIVE APPROXIMATION ANALOG-TO-DIGITAL CONVERSION
摘要 <p>A successive approximation analog-to-digital converter (ADC) includes a binary-weighted capacitor array, quantizer, and control block. One end of each capacitor is connected to the input of the quantizer, and a second end of each capacitor is controlled by the control block through a driver. A voltage is sampled, quantized, and stored as the most significant bit of the ADC's output. Depending on the result of the quantization, the control block toggles the driver of one of the capacitors corresponding to the most significant bit. The voltage at the common node is sampled again to obtain a second bit of the ADC's output. The operations are repeated as needed to obtain and store additional bits of the ADC's output. Similar configuration and process are described for a differential ADC. The operation is asynchronous, allowing extra time for metastable states only when such states occur.</p>
申请公布号 EP2374212(A2) 申请公布日期 2011.10.12
申请号 EP20090764979 申请日期 2009.12.04
申请人 QUALCOMM INCORPORATED 发明人 MATHE, LENNART K.
分类号 H03M1/46 主分类号 H03M1/46
代理机构 代理人
主权项
地址