发明名称 DISTORTION COMPENSATING CIRCUIT AND RADIO BASE STATION
摘要 A distortion compensation circuit capable of realizing highly accurate distortion compensation by updating a model even under a situation in which the appearance frequency of an input signal having a maximum value is low. A DPD processor 2 includes an inverse model estimation unit 22, which estimates an inverse model for a model expressing input-output characteristics of an HPA 6 based on an input signal S1 to the HPA 6 and an output signal S10 from the HPA 6, a distortion compensation unit 26, which compensates for distortion of the input-output characteristics by adding the inverse model to the input signal S1, and a sampling circuit 20, which samples the signals S2 and S10 in a predetermined time immediately before the sampling and inputs the signals S2 and S10 to the inverse model estimation unit 22. The inverse model estimation unit 22 updates the inverse model based on S2 and S10 input from the sampling circuit 20 regardless of whether the maximum value that the input signal S1 can take is included in a range sampled by the sampling circuit 20.
申请公布号 KR20110110779(A) 申请公布日期 2011.10.07
申请号 KR20117017362 申请日期 2009.10.19
申请人 SUMITOMO ELECTRIC INDUSTRIES, LTD. 发明人 ONISHI MASAHIKO
分类号 H03F1/32;H04B1/04 主分类号 H03F1/32
代理机构 代理人
主权项
地址