发明名称 WIRE SPACING VERIFICATION METHOD, WIRE SPACING VERIFICATION APPARATUS, AND COMPUTER-READABLE MEDIUM
摘要 A wire-spacing verification method for a computer includes calculating a characteristic impedance of each wire model disposed in a substrate model on a basis of a propagation rate of a signal in the wire model and rise time or fall time of an element model for transmitting the signal, calculating a reference impedance for predetermined sections, creating a distribution map in a direction of a section length with respect to the characteristic impedance of each of the sections for which the reference impedance is calculated, calculating an index indicating a degree of mismatch with the reference impedance, on a basis of the created distribution map, and making an approval/denial determination on the wire model on a basis of the index.
申请公布号 US2011246956(A1) 申请公布日期 2011.10.06
申请号 US201113074330 申请日期 2011.03.29
申请人 FUJITSU LIMITED 发明人 TSUBAMOTO DAITA
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址