发明名称 Integrated circuit and standard cell for an integrated circuit
摘要 In one embodiment, a cell of an integrated circuit includes a master-slave flip-flop and comparator logic having inputs adapted to receive an input signal of the master-slave flip-flop, an inverted input signal of the master-slave flip-flop, an output signal of the master-slave flip-flop, and an inverted output signal of the master-slave flip-flop. The master-slave flip-flop comprises a master flip-flop and a slave flip-flop. The slave flip-flop includes a first inverting element and a second inverting element. An output of the first inverting element is connectable to an input of the second inverting element and an output of the second inverting element to an input of the first inverting element. To output the output signal and the inverted output signal of the master-slave flip-flop, the output and the input of the second inverting element are connectable to the inputs of the comparator logic.
申请公布号 US8030963(B2) 申请公布日期 2011.10.04
申请号 US20100817709 申请日期 2010.06.17
申请人 ATMEL CORPORATION 发明人 FERCHLAND TILO;RIEDEL THORSTEN;VORWERK MATTHIAS
分类号 G06F7/50;H03K19/20;H03K19/21 主分类号 G06F7/50
代理机构 代理人
主权项
地址