发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
摘要 A layout structure of a semiconductor integrated circuit is provided with which narrowing and breaking of metal interconnects near a cell boundary can be prevented without increasing the data amount and processing time for OPC. A cell A and a cell B are adjacent to each other along a cell boundary. The interconnect regions of metal interconnects from which to the cell boundary no other interconnect region exists are placed to be substantially axisymmetric with respect to the cell boundary, while sides of diffusion regions facing the cell boundary are asymmetric with respect to the cell boundary.
申请公布号 US2011221067(A1) 申请公布日期 2011.09.15
申请号 US201113113644 申请日期 2011.05.23
申请人 PANASONIC CORPORATION 发明人 IKEGAMI TOMOAKI;NISHIMURA HIDETOSHI;NAKANISHI KAZUYUKI
分类号 H01L23/52 主分类号 H01L23/52
代理机构 代理人
主权项
地址