发明名称 TESTABLE INTEGRATED CIRCUIT AND TEST METHOD THEREFOR
摘要 Disclosed is an integrated circuit (200) comprising a plurality of cores (110, 110), at least some of the cores being located in different power domains (VDD1, VDD2), each core being surrounded by a test wrapper (220) comprising a plurality of wrapper cells (128, 230), wherein each of said test wrappers are located in a single power domain (VDD3) and each plurality of wrapper cells comprises wrapper output cells (230) each arranged to output a signal from its associated core, each of said wrapper output cells comprising an output level shifter (232, 240) for shifting the voltage of said signal to the voltage of the single power domain (VDD3). A method for testing such an IC and standard library cells for designing such an IC are also disclosed.
申请公布号 US2011221502(A1) 申请公布日期 2011.09.15
申请号 US200913129107 申请日期 2009.11.10
申请人 NXP B.V. 发明人 MEIJER RINZE IDA MECHTILDIS PETER;ELVIRA VILLAGRA LUIS
分类号 H03L5/00 主分类号 H03L5/00
代理机构 代理人
主权项
地址