发明名称 Non-volatile semiconductor memory device
摘要 In a non-volatile semiconductor memory device, variations in voltage applied to a bit line when an erase voltage applying step is repeatedly executed are suppressed, thereby reducing variations in Vt after erasure. A memory array includes memory cells arranged in an array, a plurality of word lines, and a plurality of bit lines and main bit lines. The memory array also includes a usable region which can store data and an isolation region which cannot store data. Each bit line provided in the usable region is connected via a select transistor to the corresponding main bit line. At least one main bit line is connected not only to a bit line of the usable region, but also to a bit line of the isolation region via a select transistor.
申请公布号 US8014202(B2) 申请公布日期 2011.09.06
申请号 US20090489870 申请日期 2009.06.23
申请人 PANASONIC CORPORATION 发明人 NAKAYAMA MASAYOSHI;KOUNO KAZUYUKI;MOCHIDA REIJI;HARUYAMA HOSHIHIDE
分类号 G11C11/34;G11C16/04 主分类号 G11C11/34
代理机构 代理人
主权项
地址