发明名称
摘要 <p>A semiconductor memory device has a column address decoder which includes first and second pre-decoders corresponding to high-order and low-order addresses, respectively, a shift register for using the output signal of the second pre-decoder as an initial value, and an output circuit for selecting either the output signal of the second pre-decoder or the output signal of the shift register in accordance with an action mode. The select signal is formed by the output signal of the first pre-decoder and the output signal through the output circuit. The shift register includes a first shift register for an even address and a second shift register for an odd address and forms two sets of continuous select signals of the bit lines, as composed of a sequential action and an interleave action, on the basis of the initial value by combining its up and down shifting actions.</p>
申请公布号 JP4756724(B2) 申请公布日期 2011.08.24
申请号 JP20000046889 申请日期 2000.02.24
申请人 发明人
分类号 G11C11/413;G11C29/04;G11C7/10;G11C8/04;G11C11/401;G11C11/407;G11C11/408;G11C16/02;G11C29/00 主分类号 G11C11/413
代理机构 代理人
主权项
地址