发明名称 TEST APPARATUS AND TEST METHOD
摘要 Provided is a test apparatus and a test method for substantially synchronizing phases of test signals for each of a plurality of clock domains. The test apparatus tests a device under test including a plurality of clock domains. The test apparatus comprises a period generator that generates a rate signal for determining a test period corresponding to an operation period of the device under test; a pattern generator that generates a test pattern; phase comparing sections that, for each clock domain, receive an operation clock signal of the clock domain acquired from a terminal of the device under test included in the clock domain, and detect a phase difference of the operation clock signal of the clock domain with respect to the rate signal; and a plurality of waveform shaping sections that are provided respectively to the clock domains, and that each shape a test signal based on the test pattern, according to the phase difference of the corresponding clock domain, to substantially synchronize the test signal with the operation clock signal of the corresponding clock domain.
申请公布号 US2011199133(A1) 申请公布日期 2011.08.18
申请号 US201113024264 申请日期 2011.02.09
申请人 ADVANTEST CORPORATION 发明人 YAMADA TATSUYA
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址