发明名称 DIFFERENTIAL QUADRATURE DIVIDE-BY-THREE CIRCUIT WITH DUAL FEEDBACK PATH
摘要 A divide-by-three circuit includes a chain of three dynamic flip-flops and a feedback circuit of combinatorial logic. The divide-by-three circuit receives a clock signal that synchronously clocks each dynamic flip-flop. The feedback circuit supplies a feedback signal onto the first dynamic-flop of the chain. In a first mode, a signal from a slave stage of the first flip-flop and a signal from a slave stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. In a second mode, a signal from a master stage of the first flip-flop and a signal from a master stage of the second flip-flop are used by the feedback circuit to generate the feedback signal. By proper selection of the mode, the frequency range of the overall divider is extended. Combinatorial logic converts thirty-three percent duty cycle signals from the flip-flop chain into fifty percent duty cycle quadrature signals.
申请公布号 US2011200161(A1) 申请公布日期 2011.08.18
申请号 US20100836774 申请日期 2010.07.15
申请人 QUALCOMM INCORPORATED 发明人 TASIC ALEKSANDAR M.;DENG JUNXIONG;QIAO DONGJIANG
分类号 H03K21/00 主分类号 H03K21/00
代理机构 代理人
主权项
地址