发明名称 ROBUST LOCAL BIT SELECT CIRCUITRY TO OVERCOME TIMING MISMATCH
摘要 An integrated circuit can include an SRAM array having cells arranged in columns, each column being connected to true and complementary read local bitlines RLBLT and RLBLC. A local bit-select circuit can be connected to the cells of a column of the SRAM array, which can include first and second pull-down devices for pulling down a respective one of RLBLT and RLBLC at a timing controlled by a write control signal WRT. The circuit can include cross-coupled p-type field effect transistors (“PFETs”) including a first PFET having a gate connected to RLBLT and having a drain connected to RLBLC, and a second PFET of the pair having a gate connected to RLBLC and having a drain connected to RLBLT. A first device can control a strength of the cross-coupled PFETs. A pair of cross-coupled n-type field effect transistors (“NFETs”) can have gates connected to gates of the first and second pull-down devices. A second device can control a strength of the cross-coupled NFETs. The operation of the first and second devices can be controlled by applying first and second signals having programmed levels thereto. The levels of the first and second signals may selectively activate either the first device or the second device, so as to activate either the cross-coupled PFETs or the cross-coupled NFETs at one time.
申请公布号 US2011199817(A1) 申请公布日期 2011.08.18
申请号 US20100705780 申请日期 2010.02.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JOSHI RAJIV V.;KANJ ROUWAIDA N.;PELELLA ANTONIO R.;SAROOP SUDESH
分类号 G11C11/00;G11C7/00;G11C17/18 主分类号 G11C11/00
代理机构 代理人
主权项
地址