发明名称 METHOD TO REDUCE MOL DAMAGE ON NiSi
摘要 Transistor devices are formed with nickel silicide layers formulated to prevent degradation upon removal of overlying stress liners. Embodiments include transistors with nickel silicide layers having a platinum composition gradient increasing in platinum content toward the upper surfaces thereof, i.e., increasing in platinum in a direction away from the gate electrode and source/drain regions. Embodiments include forming a first layer of nickel having a first amount of platinum and forming, on the first layer of nickel, a second layer of nickel having a second amount of platinum, the second weight percent of platinum being greater than the first weight percent. The layers of nickel are then annealed to form a nickel silicide layer having the platinum composition gradient increasing in platinum toward the upper surface. The platinum concentration gradient protects the nickel silicide layer during subsequent processing, as during etching to remove overlying stress liners, thereby avoiding a decrease in device performance.
申请公布号 US2011198670(A1) 申请公布日期 2011.08.18
申请号 US201113096511 申请日期 2011.04.28
申请人 GLOBALFOUNDRIES INC. 发明人 RAMANI KARTHIK;BESSER PAUL R.
分类号 H01L29/772 主分类号 H01L29/772
代理机构 代理人
主权项
地址